Part Number Hot Search : 
LL5226B C155K03 KMM18 Z0110NN Z0110NN SMBJ90A ELJPC220 2SD330D
Product Description
Full Text Search
 

To Download IDTQS74FCT2841CT Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 IDTQS74FCT2841AT/BT/CT HIGH-SPEED CMOS BUS INTERFACE 10-BIT LATCH
INDUSTRIAL TEMPERATURE RANGE
HIGH-SPEED CMOS BUS INTERFACE 10-BIT LATCH
FEATURES:
* * * * * *
IDTQS74FCT2841AT/BT/CT
DESCRIPTION:
CMOS power levels: <7.5mW static Undershoot clamp diodes on all outputs True TTL input and output compatibility Ground bounce controlled outputs Reduced output swing of 0 to 3.5V Built-in 25 series resistor outputs reduce reflection and other system noise * A, B, and C speed grades with 5.5ns tPD for C * IOL = 12mA * Available in SOIC and QSOP packages
The IDTQS74FCT2841T is a 10-bit high-speed CMOS TTL-compatible buffered latch with 3-state outputs, with a 25 resister that is useful for driving transmission lines and reducing system noise. The 2841 eliminates the need for external series resistors in high speed systems and can replace the 841 series to reduce noise in an existing design. All inputs have clamp diodes for undershoot noise suppression. All outputs have ground bounce suppression. Outputs will not load an active bus when Vcc is removed from the device.
FUNCTIONAL BLOCK DIAGRAM
25 Dx LE OE D LE Q Yx
INDUSTRIAL TEMPERATURE RANGE
1
c 2002 Integrated Device Technology, Inc.
MARCH 2002
DSC-5260/4
IDTQS74FCT2841AT/BT/CT HIGH-SPEED CMOS BUS INTERFACE 10-BIT LATCH
INDUSTRIAL TEMPERATURE RANGE
PIN CONFIGURATION
OE D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 GND 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 VCC Y0 Y1 Y2 Y3 Y4 Y5 Y6 Y7 Y8 Y9 LE
ABSOLUTE MAXIMUM RATINGS(1)
Symbol VTERM TSTG IOUT IIK IOK Description Terminal Voltage with Respect to GND Storage Temperature DC Output Current Max Sink Current/Pin Input Diode Current, VIN < 0 Output Diode Current, VOUT < 0 Max -0.5 to +7 -65 to +150 120 -20 -50 Unit V C mA mA mA
NOTE: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
CAPACITANCE (TA = +25C, F = 1.0MHz)
Symbol CIN
(2) (3)
Parameter(1) Input Capacitance Output Capacitance Output Capacitance
Conditions VIN = 0V VOUT = 0V VOUT = 0V
Typ. 4 6 4
Max. -- -- --
Unit pF pF pF
COUT
COUT(4)
SOIC/ QSOP TOP VIEW
PIN DESCRIPTION
Pin Names Dx LE I/O I I Latch Data Inputs The latch enable input. The latches are transparent when LE is HIGH. Input data is latched on the HIGH-to-LOW transition. 3-State Latch Outputs The output enable control. When OE is LOW, the outputs are enabled. When OE is HIGH, the outputs Yx are in high-impedance (off) state. Description
NOTES: 1. This parameter is measured at characterization but not tested. 2. Pins 1-11, 13. 3. Pins 15-22. 4. Pins 14, 23.
Yx OE
O I
FUNCTION TABLE(1)
Inputs OE H H H L L L LE H H L H H L Dx L H X L H X Internal Value Qx L H NC L H NC Outputs Yx Z Z Z L H NC Function High-Z High-Z Latched (High-Z) Transparent Transparent Latched
LOGIC SYMBOL
Dx
10
D LE
Q
10
Yx
LE OE
NOTE: 1. H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care NC = No Change Z = High-Impedance
2
IDTQS74FCT2841AT/BT/CT HIGH-SPEED CMOS BUS INTERFACE 10-BIT LATCH
INDUSTRIAL TEMPERATURE RANGE
DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE
Following Conditions Apply Unless Otherwise Specified: Industrial: TA = -40C to +85C, VCC = 5.0V 5%
Symbol VIH VIL VT IIH IIL IOZ IOR VIC VOH VOL ROUT(3) Parameter Input HIGH Level Input LOW Level Input Hysteresis Input HIGH Current Input LOW Current Off-State Output Current (Hi-Z) Current Drive Input Clamp Voltage Output HIGH Voltage Output LOW Voltage Output Resistance VCC = Max 2.0V(2) 0 VIN VCC -- 50 -- 2.4 -- 18 -- -- -0.7 -- -- 25 5 -- -1.2 -- 0.5 40 A mA V V V VCC = Max., VOUT = VCC = Min, IIN = -18mA , TA = 25C(2) VCC = Min. VCC = Min. VCC = Min. IOH = -15mA IOL = 12mA IOH = 12mA Test Conditions Guaranteed Logic HIGH Level Guaranteed Logic LOW Level VTLH - VTHL for all inputs VCC = Max. 0 VIN VCC Min. 2 -- -- -- Typ.(1) -- -- 0.2 -- Max. -- 0.8 -- 5 Unit V V V A
NOTES: 1. Typical values are at VCC = 5.0V, TA = 25C. 2. This parameter is measured at characterization but not tested. 3. ROUT changed on March 8, 2002. See rear page for more information.
POWER SUPPLY CHARACTERISTICS
Following Conditions Apply Unless Otherwise Specified: Industrial: TA = -40C to +85C, VCC = 5.0V 5%
Symbol ICC Parameter Quiescent Power Supply Current
ICC
Supply Current per Input TTL Inputs HIGH
ICCD
Supply Current per Input per MHz
Test Conditions(1) VCC = Max. freq = 0 0V VIN 0.2V or VCC - 0.2V VIN Vcc VCC = Max. VIN = 3.4V(2) freq = 0 VCC = Max. Outputs Open and Enabled One Bit Toggling 50% Duty Cycle Other inputs at GND or Vcc(3,4)
Min. --
Max. 1.5
Unit mA
--
2
mA
--
0.25
mA/MHz
NOTES: 1. For conditions shown as Min. or Max., use the appropriate values specified under DC Electrical Characteristics. 2. Per TLL driven input (VIN = 3.4V). 3. For flip-flops, ICCD is measured by switching one of the data input pins so that the output changes every clock cycle. This is a measurement of device power consumption only and does not include power to drive load capacitance or tester capacitance. 4. IC = IQUIESCENT + IINPUTS + IDYNAMIC IC = ICC + ICC DHNT + ICCD (fCP/2 + fiNi) ICC = Quiescent Current ICC = Power Supply Current for a TTL High Input (VIN = 3.4V) DH = Duty Cycle for TTL Inputs High NT = Number of TTL Inputs at DH ICCD = Dynamic Current Caused by an Output Transition Pair (HLH or LHL) fCP = Clock Frequency for Register Devices (Zero for Non-Register Devices) fi = Input Frequency Ni = Number of Inputs at fi All currents are in milliamps and all frequencies are in megahertz.
3
IDTQS74FCT2841AT/BT/CT HIGH-SPEED CMOS BUS INTERFACE 10-BIT LATCH
INDUSTRIAL TEMPERATURE RANGE
SWITCHING CHARACTERISTICS OVER OPERATING RANGE(1)
Symbol tPLH tPHL tPLH tPHL tSU tH tLEY tLEY tW tPZH tPZL tPZH tPZL tPHZ tPLZ tPHZ tPLZ Parameter(2) Data to Y Delay OE = LOW Data to Y Delay(3,4) OE = LOW Data to LE Setup Time Data to LE Hold Time LE to Y Delay OE = LOW LE to Y Delay(3,4) OE = LOW LE Pulse Width, HIGH(3) Output Enable Time OE to Yx Output Enable Time(3,4) OE to Yx Output Disable Time(3,5) OE to Yx Output Disable Time(3) OE to Yx FCT2841AT Min. Max. -- 9.5 -- 2.5 2.5 -- -- 6 -- -- -- -- 20 -- -- 12 16 -- 11.5 23 7 8 FCT2841BT Min. Max. -- 6.5 -- 2.5 2.5 -- -- 4 -- -- -- -- 13 -- -- 8 15.5 -- 8 14 6 7 FCT2841CT Min. Max. -- 5.5 -- 2.5 2.5 -- -- 4 -- -- -- -- 13 -- -- 8 15 -- 6.5 12 5.7 6 Unit ns ns ns ns ns ns ns ns ns ns ns
NOTES: 1. CLOAD = 50pF, RLOAD = 500 unless otherwise noted. 2. See Test Circuits and Waveforms 3. This parameter is guaranteed by design but not tested. 4. CLOAD = 300pF. 5. CLOAD = 5pF.
4
IDTQS74FCT2841AT/BT/CT HIGH-SPEED CMOS BUS INTERFACE 10-BIT LATCH
INDUSTRIAL TEMPERATURE RANGE
TEST CIRCUITS AND WAVEFORMS
VCC 500 Pulse Generator VIN D.U.T. 50pF RT CL 500 VOUT
7.0V
SWITCH POSITION
Test Open Drain Disable Low Enable Low All Other Tests Switch Closed Open
DEFINITIONS: CL = Load capacitance: includes jig and probe capacitance. RT = Termination resistance: should be equal to ZOUT of the Pulse Generator.
FCTL link
Test Circuits for All Outputs
DATA INPUT TIMING INPUT ASYNCHRONOUS CONTROL PRESET CLEAR ETC. SYNCHRONOUS CONTROL PRESET CLEAR CLOCK ENABLE ETC.
tSU
tH
tREM
3V 1.5V 0V 3V 1.5V 0V 3V 1.5V 0V 3V 1.5V 0V
FCTL link
LOW-HIGH-LOW PULSE tW HIGH-LOW-HIGH PULSE
FCTL link
1.5V
1.5V
tSU
tH
Pulse Width
Set-Up, Hold, and Release Times
ENABLE SAME PHASE INPUT TRANSITION tPLH OUTPUT tPLH OPPOSITE PHASE INPUT TRANSITION tPHL tPHL 3V 1.5V 0V VOH 1.5V VOL 3V 1.5V 0V
FCTL link
DISABLE 3V 1.5V
CONTROL INPUT tPZL OUTPUT NORMALLY LOW OUTPUT NORMALLY HIGH SWITCH CLOSED tPZH SWITCH OPEN 3.5V 1.5V tPHZ 0.3V 1.5V 0V tPLZ
0V 3.5V 0.3V VOL VOH 0V
FCTL link
Propagation Delay
Enable and Disable Times
NOTES: 1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH. 2. Pulse Generator for All Pulses: Rate 1.0MHz; tF 2.5ns; tR 2.5ns.
5
IDTQS74FCT2841AT/BT/CT HIGH-SPEED CMOS BUS INTERFACE 10-BIT LATCH
INDUSTRIAL TEMPERATURE RANGE
ORDERING INFORMATION
IDTQS XX FCT XXXX Device Type Temp. Range XX Package
SO Q
Small Outline IC (gull wing) Quarter Size Small Outline Package
2841AT High-Speed CMOS Bus Interface 10-Bit Latch 2841BT 2841CT 74 -40C to +85C
As per PCN L0201-02, the Output Resistance (ROUT) specifications have changed as of March 8, 2002. The original specifications were:
Parameter ROUT Description VCC = Min, IOL = -15mA Min. 20 Typ. 28 Max. 40 Unit
CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054
for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com
for Tech Support: logichelp@idt.com (408) 654-6459
6


▲Up To Search▲   

 
Price & Availability of IDTQS74FCT2841CT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X